

## Chapter2 – Part II

### Instructions: Language of the Computer

臺大電機系 吳安宇教授

2025/03/03 v1

# -

### Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer (Week2)
- 2.6 Logical Operations (Week3)
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program



### Logical Operations

| Operation   | С  | Java | MIPS      |
|-------------|----|------|-----------|
| Shift left  | << | <<   | s11       |
| Shift right | >> | >>>  | srl       |
| Bitwise AND | &  | &    | and, andi |
| Bitwise OR  |    | l    | or, ori   |
| Bitwise NOT | ~  | ~    | nor       |

### Example:

0000 0000 0000 0000 0000 0000  $1001_2 = 9_{10}$ Shift left by 4  $\rightarrow$  0000 0000 0000 0000 0000 0000  $1001\ 0000_2 = 144_{10}$ 

sll (shift left logical) (c.f. Shift right logical, srl)

| op     | rs     | rt    | rt rd |       | funct  |
|--------|--------|-------|-------|-------|--------|
| 0      | unused | 16    | 10    | 4     | 0      |
| 000000 | 00000  | 10000 | 01010 | 00100 | 000000 |

# -

## Logical Operations

Example: (\$t2 as mask)

```
assume $t2 = 0000\ 0000\ 0000\ 0000\ 1000\ 1111\ 0000\ 0000_2

$t1 = 0000\ 0000\ 0000\ 0001\ 1100\ 0000\ 0000_2
```

(1) **AND** operation (set to 0 OR mask of 1)

| 0 | 10 | 0 | 0 | 26 |
|---|----|---|---|----|
| 9 | 10 | ð | U | 30 |

- $\rightarrow$  \$t0 = 0000 0000 0000 0000 0000 1100 0000 0000<sub>2</sub>
- (2) **OR** operation (set to 1)

| 0 | 9 | 10 | 8 | 0 | 37 |
|---|---|----|---|---|----|
|   |   |    |   |   |    |

 $\rightarrow$  \$t0 = 0000 0000 0000 0000 1011 1111 0000 0000<sub>2</sub>

# 4

## Logical Operations

### Example:

assume 
$$$t2 = 0000\ 0000\ 0000\ 0000\ 0000\ 1101\ 0000\ 0000_2$$
  
 $$t1 = 0000\ 0000\ 0000\ 0000\ 0000_2$ 

(3) **NOR** operation (R-type)

Example:

nor 
$$$t0$$
,  $$t1$ ,  $$t2$  #  $$t0$  =  $\sim$  ( $$t1$  |  $$t2$ )

 $\rightarrow$  \$t0 = 1111 1111 1111 1111 1100 0011 1111 1111<sub>2</sub>

(4) Pseudo Inst.: Perform NOT operation using NOR Instruction

$$A NOR 0 = NOT (A OR 0) = NOT (A)$$

**nor \$t0**, **\$t1**, **\$0** # 
$$$t0 = \sim ($t1 | 0) = \sim $t1$$

### **MIPS Instructions**

### **MIPS operands**

| Name                         | Example                                                                                | Comments                                                                                                                                                                                      |
|------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                 | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register \$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                 |

### **MIPS** assembly language

| Category   | Instruction         | Example            | Meaning                       | Comments                            |
|------------|---------------------|--------------------|-------------------------------|-------------------------------------|
|            | add                 | add \$s1,\$s2,\$s3 | \$s1 = \$s2 + \$s3            | Three register operands             |
| Arithmetic | subtract            | sub \$s1,\$s2,\$s3 | \$s1 = \$s2 - \$s3            | Three register operands             |
|            | add immediate       | addi \$s1,\$s2,20  | \$s1 = \$s2 + 20              | Used to add constants               |
|            | and                 | and \$s1,\$s2,\$s3 | \$s1 = \$s2 <b>&amp;</b> \$s3 | Three reg. operands; bit-by-bit AND |
|            | or                  | or \$s1,\$s2,\$s3  | \$s1 = \$s2   \$s3            | Three reg. operands; bit-by-bit OR  |
| _          | nor                 | nor \$s1,\$s2,\$s3 | \$s1 = ~ (\$s2   \$s3)        | Three reg. operands; bit-by-bit NOR |
| Logical    | and immediate       | andi \$s1,\$s2,20  | \$s1 = \$s2 & <b>20</b>       | Bit-by-bit AND reg with constant    |
| L          | or immediate        | ori \$s1,\$s2,20   | \$s1 = \$s2   <b>20</b>       | Bit-by-bit OR reg with constant     |
|            | shift left logical  | s11 \$s1,\$s2,10   | \$s1 = \$s2 << <b>10</b>      | Shift left by constant              |
|            | shift right logical | srl \$s1,\$s2,10   | \$s1 = \$s2 >> <b>10</b>      | Shift right by constant             |
| Data       | load word           | lw \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]      | Word from memory to register        |
| transfer   | store word          | sw \$s1,20(\$s2)   | Memory[\$s2 + 20] = \$s1      | Word from register to memory        |

# -

### Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Representing Instructions in the Computer
- 2.5 Logical Operations
- 2.6 Instructions for Making Decisions
- 2.7 Supporting Procedures in Computer Hardware
- 2.8 Communicating with People
- 2.9 MIPS Addressing for 32-bit Immediates and Addresses
- 2.10 Translating and Starting a Program



(a) beq reg1 reg2 L1

# IF (reg1 value) == (reg2 value)
then GOTO statement labled L1

### Example:

beq \$s1, \$s2, L1 # if (\$s1==\$s2) goto location (PC+4)+ $\underline{100}$ 



Branch by 25 **Instructions** 

 $\rightarrow$  New location of Instruction in memory: Next Program Counter (PC+4) + 25 x 4 (=100)



(b) bne reg1 reg2 L1

bne = "branch not equal"

```
# IF (reg1 value) != (reg2 value)
then GOTO statement labled L1
```

Example:

bne \$s1, \$s2, 100 # if (\$16 != \$17) goto location (PC+4)+100

|--|

The two instructions are traditionally called conditional branches.



Example:

In C language:



In MIPS: assume i=\$s1, j =\$s2, f=\$s3, g=\$s4, h=\$s5



```
100 beq $s1, $s2, L1  # if (i==j) goto L1
104 add $s3, $s4, $s5  # f=g+h (skipped if i==j)
L1 sub $s3, $s3, $s1  # f=f-i (always executed)
```

L1 = address of the subtract instruction (L1 = 108)



(c) jump (unconditional branch) : j L1

| 6bit | 26bit |
|------|-------|
| 2    | L1    |

Example:

In C language:



In MIPS: assume i=\$3, j=\$\$4, f=\$\$0, g=\$\$1, h=\$\$2

```
100 bne $s3, $s4, Else # if (i!=j) goto Else (+2)
104 add $s0, $s1, $s2 # f=g+h
108 J Exit # jump Exit
Else: sub $s0, $s1, $s2 # f=g-h, (Else=112)
Exit: # (Exit = 116)
```

### LOOPS: In C language :

```
while ( A[i] == k )
i+=1; # counting continuous k value in A[]
```

```
In MIPS: assume i=\$s3, k=\$s5, and the base register of the array A is in $s6
```

```
$t1, $s3, 2
                                              # temp $t1 = 4* i
              Loop:
                              $t1, $t1, $s6
                                              # $t1 = address of A[i]
                    ▶ add
                                              # temp t0 = A[i]
                              $t0, 0($t1)
                      lw
(Program
                                              # if (A[i]!=k), go to Exit
Counter)
                              $t0, $s5, Exit
                      bne
                              $s3, $s3, 1
                                              \# i = i+1
                      add
                     j Loop
                                              # go to Loop
                                              # Loop=1000, Exit =??
                                                1024 or +5 instructions
```



### Instructions for Making Decisions (machine code)

- Addressing in branches and jumps
  - J-type: consists of 6 bits for the operation field and the rest of the bits for the address.

|     | ор        |                                    | address                   |  |  |  |  |  |
|-----|-----------|------------------------------------|---------------------------|--|--|--|--|--|
|     | 6 bits    |                                    | 26 bits                   |  |  |  |  |  |
| • E | xample: j | 10000                              | # go to the location 1000 |  |  |  |  |  |
|     | 2         | 2 2500 (instructions) – save space |                           |  |  |  |  |  |

 Unlike the jump instruction, the conditional branch instruction must specify 2 operands in addition to the branch address.

```
bne $s0, $s1, Exit # if ($s0!=$s1) go to Exit (+/- 100)

5 16 17 Exit (+/- 25 instructions)
```

Program Counter (PC) = (PC + 4, next inst.) + branch address  $x_4$ 



# "Jump" operation

- "Jump" operation: (opcode = 000010)
  - Replace a portion of the PC(bit 27-0) with the lower 26 bits of the instruction shifted left by 2 bits.
  - The shift operation is accomplished by simple concatenating "00" to the jump offest.



### **Showing Branch Offset in Machine Language**

The while loop on page 107–108 was compiled into this MIPS assembler code:

```
Loop \$t1,\$s3,2 \# Temp reg \$t1 = 4 * i
80000
          add $t1,$t1,$s6 \# $t1 = address of save[i]
80004
          1w $t0,0($t1) # Temp reg $t0 = save[i]
80008
          bne $t0,$s5, (Exit) # go to Exit if save[i] ≠ k
80012
          addi $s3,$s3,1
                         \# i = i + 1
80016
                             # go to Loop
80020
            LOOP
      Exit:
80024
```

The assembled instructions and their addresses are:

| Ctarting | 80000 | 0  | 0  | 19 | 9     | 2    | 0        |             |
|----------|-------|----|----|----|-------|------|----------|-------------|
| Starting | 80004 | 0  | 9  | 22 | 9     | 0    | 32       |             |
| address  | 80008 | 35 | 9  | 8  |       | 0    |          |             |
| of the   | 80012 | 5  | 8  | 21 |       | 2    | (24-16)  | /4          |
| program  | 80016 | 8  | 19 | 19 |       | 1    |          |             |
|          | 80020 | 2  |    |    | 20000 | Loop | =80000 ( | <i>/</i> 4) |
|          | 80024 |    |    |    |       |      |          |             |

Location address vs Machine code!



## MIPS machine language

### **MIPS** machine language

| Name       | Format |        | Example |        | Comments |        |        |                               |
|------------|--------|--------|---------|--------|----------|--------|--------|-------------------------------|
| add        | R      | 0      | 18      | 19     | 17       | 0      | 32     | add \$s1,\$s2,\$s3            |
| sub        | R      | 0      | 18      | 19     | 17       | 0      | 34     | sub \$s1,\$s2,\$s3            |
| lw         | 1      | 35     | 18      | 17     |          | 100    | •      | lw \$s1,100(\$s2)             |
| sw         | I      | 43     | 18      | 17     |          | 100    |        | sw \$s1,100(\$s2)             |
| and        | R      | 0      | 18      | 19     | 17       | 0      | 36     | and \$s1,\$s2,\$s3            |
| or         | R      | 0      | 18      | 19     | 17       | 0      | 37     | or \$s1,\$s2,\$s3             |
| nor        | R      | 0      | 18      | 19     | 17       | 0      | 39     | nor \$s1,\$s2,\$s3            |
| andi       | I      | 12     | 18      | 17     | 100      |        | •      | andi \$s1,\$s2,100            |
| ori        | I      | 13     | 18      | 17     | 100      |        |        | ori \$s1,\$s2,100             |
| s11        | R      | 0      | 0       | 18     | 17       | 10     | 0      | sll \$s1,\$s2,10              |
| srl        | R      | 0      | 0       | 18     | 17       | 10     | 2      | srl \$s1,\$s2,10              |
| beq        | T I    | 4      | 17      | 18     |          | 25     | )      | beq \$s1,\$s2(100)            |
| bne        | T I    | 5      | 17      | 18     | 25       |        |        | bne \$s1,\$s2,100             |
| s1t        | R      | 0      | 18      | 19     | 17       | 0      | 42     | slt \$s1,\$s2,\$s3            |
| j          | J      | 2      |         |        | 2500     |        |        | j 10000 (see Section 2.9)     |
| Field size |        | 6 bits | 5 bits  | 5 bits | 5 bits   | 5 bits | 6 bits | All MIPS instructions 32 bits |
| R-format   | R      | ор     | rs      | rt     | rd       | shamt  | funct  | Arithmetic instruction format |
| I-format   | I      | ор     | rs      | rt     | address  |        |        | Data transfer, branch format  |

# Remark

- In Assembly program, you only need to write Labels (in text format) for BEQ, J, BNE. Assembler (PC-SPIM or Qt-SPIM) will convert them into binary address numbers implicitly.
- The starting address of your program is decided when this program is loaded into Main Memory. So it need two-pass procedure to decide the addresses of the labels and offsets.



### Branching Far Away (Limitation by op field)

Given a branch on register \$50 being equal to register \$51,

replace it by a pair of instructions that offers a much greater branching distance.

These instructions replace the short-address conditional branch:

- Basic block: A sequence of instructions without branches (except possibly at the end) and without branch targets or branch labels (except possibly at the beginning).
- slt reg3, reg1, reg2
  slt : set ON less than (R-type)
  - → Compare two registers and set if (reg1 < reg2) reg3=1; Otherwise, reg3=0;</p>
  - Example:

```
slt $s1, $s2, $s3 #if ($s2<$s3) set $s1=1, else $s1=0.
```

| 0 | 18 | 19 | 17 | 0 | 42 |
|---|----|----|----|---|----|
|---|----|----|----|---|----|

- "Set on less than" immediate (slti) *I-type (page p.A-666)* 
  - Example: slti \$t0, \$s2, 10
    # if (\$s2 < 10), \$t0 =1; Otherwise, \$t0 =0.</p>

# Set ON Less Than (slt)

- Signed integer (+/-): Normal numbers (usually)
- Unsigned integer (+): Memory addressing
  - → slt (slti): set ON less than, signed integer (immediate)
    sltu (sltiu): set ON less than, unsigned integer (immediate)
- Example

```
$s1 = 1111 \ 1111 \ ... \ 1111_2 (= -1 \text{ for signed or } (2^{32}-1) \text{ for unsigned})

$s2 = 0000 \ 0000 \ ... \ 0001_2 (= +1 \text{ for signed and for unsigned})
```

```
slt $t0, $s1, $s2  # signed comparison → $t0 = 1
sltu $t0, $s1, $s2  # unsigned comparison → $t0=0
```

| Inst  | Example             | Meaning (unsigned comparison)     |
|-------|---------------------|-----------------------------------|
| sltu  | sltu \$s1,\$s2,\$s3 | If(\$s2<\$s3),\$s1=1; else \$s1=0 |
| sltiu | sltiu \$s1,\$s2,100 | If(\$s2<100),\$s1=1; else \$s1=0  |

# 4

### **Build Pseudo-Instructions**





### **MIPS operands**

| Name                            | Example                                                                                | Comments                                                                                                                                                                                      |
|---------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register \$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                 |

### MIPS assembly language

| Category           | Instruction             | Example            | Meaning                                     | Comments                            |
|--------------------|-------------------------|--------------------|---------------------------------------------|-------------------------------------|
| Arithmetic         | add                     | add \$s1,\$s2,\$s3 | \$s1 = \$s2 + \$s3                          | Three register operands             |
|                    | subtract                | sub \$s1,\$s2,\$s3 | \$s1 = \$s2 - \$s3                          | Three register operands             |
|                    | add immediate           | addi \$s1,\$s2,20  | \$s1 = \$s2 + <b>20</b>                     | Used to add constants               |
| Data               | load word               | lw \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register        |
| transfer           | store word              | sw \$s1,20(\$s2)   | Memory[\$s2 + 20] = \$s1                    | Word from register to memory        |
| Logical            | and                     | and \$s1,\$s2,\$s3 | \$s1 = \$s2 <b>&amp;</b> \$s3               | Three reg. operands; bit-by-bit AND |
|                    | or                      | or \$s1,\$s2,\$s3  | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR  |
|                    | nor                     | nor \$s1,\$s2,\$s3 | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR |
|                    | and immediate           | andi \$s1,\$s2,20  | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant    |
|                    | or immediate            | ori \$s1,\$s2,20   | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant     |
|                    | shift left logical      | sll \$s1,\$s2,10   | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant              |
|                    | Shift right logical     | Srī \$51,\$52,10   | \$51 = \$52 >> 10                           | Shift right by constant             |
| Conditional branch | branch on equal         | beq \$s1,\$s2,25   | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch      |
|                    | branch on not equal     | bne \$s1,\$s2,25   | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative         |
|                    | set on less than        | slt \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne     |
|                    |                         |                    |                                             |                                     |
|                    | set less than immediate | slti \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant          |
|                    |                         | slti \$s1,\$s2,20  |                                             | Compare less than constant          |
| Unconditional jump | immediate               |                    | else \$s1 = 0                               |                                     |

### Review of "Stored-program" Concept

- Instructions are represented as (32-bit) numbers!!
- Programs can be stored in memory to be read or written just like numbers.
- Most important concept in computer history (von Neumann architecture)





## Registers

MIPS has 32 registers, using the notation \$0, \$1,
 \$31 to represent them.



### Addressing mode of "Inst. Fetch (IF)"



## Addressing mode of "Data fetch"





## Branch Instructions (recall)

### Note:

- The offset field is shifted left 2 bits so that it's a "word offset".
- Branch is taken (taken branch): when the condition is true, the branch target address becomes the new PC.
- Branch isn't taken (untaken branch): the incremented PC (PC+4) replaces the current PC, just as for normal instruction.

### Operations:

- (1) Compute the branch target address.
- (2) Compare the contents of the two registers.

### Addressing mode of Branch (Beq)



### Datapath for "beq" Instructions





# Datapath for "Jump"

- "Jump" operation: (opcode = 000010)
  - Replace a portion of the PC(bit 27-0) with the lower 26 bits of the instruction shifted left by 2 bits.
  - The shift operation is accomplished by simple concatenating "00" to the jump offest.



## Implementing "Jumps"



# 4

### Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program



### Review: MIPS Instruction Category

**MIPS** assembly language

| Category              | Instruction                      | Example             | Meaning                                     | Comments                              |
|-----------------------|----------------------------------|---------------------|---------------------------------------------|---------------------------------------|
| Arithmetic            | add                              | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands               |
|                       | subtract                         | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands               |
|                       | add immediate                    | addi \$s1,\$s2,20   | \$s1 = \$s2 + <b>20</b>                     | Used to add constants                 |
| Data<br>transfer      | load word                        | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register          |
|                       | store word                       | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory          |
|                       | load half                        | lh \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                       | load half unsigned               | lhu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                       | store half                       | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory           |
|                       | load byte                        | lb \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|                       | load byte unsigned               | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|                       | store byte                       | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory          |
|                       | load linked word                 | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap  |
|                       | store condition. word            | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swap |
|                       | load upper immed.                | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits       |
|                       | and                              | and \$s1,\$s2,\$s3  | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND   |
|                       | or                               | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR    |
|                       | nor                              | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR   |
| Logical               | and immediate                    | andi \$s1,\$s2,20   | \$s1 = \$s2 & <b>20</b>                     | Bit-by-bit AND reg with constant      |
|                       | or immediate                     | ori \$s1,\$s2,20    | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant       |
|                       | shift left logical               | sll \$s1,\$s2,10    | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant                |
|                       | shift right logical              | srl \$s1,\$s2,10    | \$s1 = \$s2 >> <b>10</b>                    | Shift right by constant               |
| Conditional<br>branch | branch on equal                  | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch        |
|                       | branch on not equal              | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative           |
|                       | set on less than                 | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne       |
|                       | set on less than unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned            |
|                       | set less than immediate          | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant            |
|                       | set less than immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned   |
|                       | jump                             | j 2500              | go to 10000                                 | Jump to target address                |
| Unconditional .       | jump register                    | jr \$ra             | go to \$ra                                  | For switch, procedure return          |
| jump                  | jump and link                    | jal 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                    |

# 1

# Role of ISA in CPU Design



http://gitqwerty777.github.io/computer-architecture1/

## Procedure/Subroutines

- Procedure/subroutines: Used in structured programming to make programs easier to understand and allow codes to be "reused" once or for several times.
  - We need instructions:
    - Jump to procedure: Change PC: jal; \$ra ← PC +4;
    - Return to the instruction after the calling point: jr \$ra



### Supporting Procedures in Computer Hardware

- In the execution of a procedure, the program must follow these 6 steps:
  - Place parameters in a place where the procedure can access them.
  - Transfer control to the procedure.
  - 3. **Acquire the storage resources** needed for the procedure.
  - 4. Perform the desired task.
  - Place the result value in a place where the calling program can access it.
  - 6. **Return control** to point of origin.
- Note: A procedure can be called from **several points** in a program (e.g., y=sin(x))



#### Some related Terms

- Caller: The program that instigates a procedure and provides the necessary parameter values.
- Callee: A procedure that executes a series of stored instructions based on parameters provided by the caller and then returns control to the caller.
- Stack (in MEM (DRAM)): A data structure for <u>spilling registers</u> organized as a <u>last-in-first-out</u> queue.
- Stack pointer (\$sp): A value denoting the most recently allocated address in a stack that shows where registers should be spilled or where old register values can be found.
- Push: place data into the stack
- Pop: remove data from the stack

## Registers in Procedures

- MIPS software follows the following convention in allocating its 32 registers for procedure calling:
  - \$a0 \$a3 (\$4 ~ \$7): Four **argument registers** in which to pass parameters.
  - \$v0 \$v1 (\$2 ~ \$3) : Two **value registers** in which to return values.
  - \$ra (\$31): One **return address register** to return to the point of origin.

## **MIPS** Register Convention

16 s0 callee saves zero constant 0 reserved for assembler . . . (caller can clobber) 2 v0 expression evaluation & 23 s7 function results 24 t8 temporary (cont'd) 25 a0 t9 arguments 26 k0 reserved for OS kernel 5 a1 a2 27 k1 gp Pointer to global area a3 temporary: caller saves 8 Stack pointer (callee can clobber) fp frame pointer Return Address (HW) 15 t7

## Summary of MIPS Registers

| Name      | Register number | Usage                                        |
|-----------|-----------------|----------------------------------------------|
| \$zero    | 0               | the constant value 0                         |
| \$v0-\$v1 | 2-3             | values for results and expression evaluation |
| \$a0-\$a3 | 4-7             | arguments                                    |
| \$t0-\$t7 | 8-15            | temporaries                                  |
| \$s0-\$s7 | 16-23           | saved                                        |
| \$t8-\$t9 | 24-25           | more temporaries                             |
| \$gp      | 28              | global pointer                               |
| \$sp      | 29              | stack pointer                                |
| \$fp      | 30              | frame pointer                                |
| \$ra      | 31              | return address                               |

http://gitqwerty777.github.io/computer-architecture1/

#### Supporting Procedures: jal & jr

- jal ProcedureAddress jal: jump and link
  - → Jump to an address and simultaneously saves the address of the following instruction (PC+4) in Reg \$ra.
    - (1) Return address (link) is stored in Reg \$ra (\$31)
    - (2) Returning to main program is performed as below.

```
jr $ra # jump to the address stored in $ra
jr (Jump Register)
```

- Program counter (PC): The register containing the address of the instruction in the program being executed.
- Return address: A link to the calling site that allows a procedure to return to the proper address ( \$ra ← PC+4);



#### Example of Procedures

- Example: f = (g + h) (i + j) from old example
  - Assignment: (by compiler)

```
f = $s0 (returned value)

g = $s1, h = $s2, i = $s3, j = $s4 (parameters)
```

■ Compiler → assembly language

```
add $t0, $s1, $s2 # t0 = g+h
add $t1, $s3 $s4 # t1= i+j
sub $s0, $t0, $t1 # f = (g+h)-(i+j)
```

#### Example of Procedures (Callee save)

- In MIPS: assume g=\$a0, h=\$a1, i=\$a2, j=\$a3, **f=\$s0**.
- Need to save 3 register: \$s0, \$t0, \$t1 (as they will be overwritten). We "push" the old values onto the stack by creating space for three words on the stack and then store them.

```
addi $sp, $sp, -12  # adjust stack to make room for 3 items sw $t1, 8($sp)  # save $t1 for use afterwards sw $t0, 4($sp)  # save $t0 for use afterwards sw $s0, 0($sp)  # save $s0 for use afterwards
```



#### Example of Procedures (cont)



The next three instructions correspond to the **body** of the procedure.

```
add $t0, $a0, $a1  # $t0 = g + h
add $t1, $a2, $a3  # $t1 = i + j
sub $s0, $t0, $t1  # f = $t0 - $t1 = (g + h) - (i + j)
```

To return the value of f, we copy it into a return value register.

```
add $v0, $s0, $zero # return f ($v0 = $s0 + 0)
# Move $s0 to $v0!!
```



#### Example of Procedures (cont)

 Before retuning, we restore the three old values of the registers we saved by "popping" them from the stack.

```
lw $s0, 0($sp)  # restore $s0 for caller
lw $t0, 4($sp)  # restore $t0 for caller
lw $t1, 8($sp)  # restore $t1 for caller
addi $sp, $sp, 12  # adjust stack to delete 3 items
```

The procedure ends with a jump register using the return address.

```
jr $ra # jump back to calling routine
```



#### Supporting Procedures in Computer Hardware

- MIPS software separates 18 of the registers into two groups:
  - \$t0 \$t9: 10 temporary registers that are NOT preserved by the callee (called procedure) on a procedure call.
  - \$s0 \$s7: 8 saved registers that MUST be preserved by the callee on a procedure call (if used, the callee saves and restores them)
  - Can help to reduce "register spiling"
- What is and what is not preserved across a procedure call:

| Preserved                     | Not preserved                         |
|-------------------------------|---------------------------------------|
| Saved registers: \$s0-\$s7    | Temporary registers: \$t0-\$t9        |
| Stack pointer register: \$sp  | Argument registers: \$a0-\$a3         |
| Return address register: \$ra | Return value registers: \$ v 0-\$ v 1 |
| Stack above the stack pointer | Stack below the stack pointer         |

#### Allocating space for new data on the Stack

- Procedure frame: also called activation record. The segment of the stack containing a procedure's saved registers and local (temp) variables.
- Stack pointer (\$sp): May change during the procedure.
- Frame pointer (\$fp): Pointer points to the 1<sup>st</sup> word of the frame of a procedure (main program).





#### Allocating space for new data on the Heap

- C programmers need space in memory for static variables and for dynamic data structure.
  - Stack starts in the <u>high end</u> of memory and grows <u>down</u>.
  - The first part of low end of memory is reserved, followed by the "machine codes" – text segment.
  - Above the code is the "static data segment," which is the place for constants and other static variables (int A[100]).
  - Data structure like "linked list (via malloc() and free())" tends to grow and shrink during execution – the segment is called "heap."
  - Forget to free memory (free()) leads to "memory leak"

#### Allocating space for new data on the Heap

- text segment: The segment of a Unix object file that contains the machine language code for routines in the source file.
- global pointer (\$gp = 1000\_8000 at initialization): The register that is reserved to access static data ranging from 1000\_0000\_hex to 1000\_ffff\_hex.



Fig. 2.13 MIPS memory allocation for program and data (memory leak: forget to free space on the heap)

# 4

### Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People (skip)
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program

#### Communicating with People

American Standard Code for Information Interchange (ASCII)

| ASCII<br>value | Char-<br>acter |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 32             | space          | 48             | 0              | 64             | @              | 80             | Р              | 96             | `              | 112            | р              |
| 33             | !              | 49             | 1              | 65             | А              | 81             | Q              | 97             | а              | 113            | q              |
| 34             | "              | 50             | 2              | 66             | В              | 82             | R              | 98             | b              | 114            | r              |
| 35             | #              | 51             | 3              | 67             | С              | 83             | S              | 99             | С              | 115            | s              |
| 36             | \$             | 52             | 4              | 68             | D              | 84             | Т              | 100            | d              | 116            | t              |
| 37             | %              | 53             | 5              | 69             | E              | 85             | U              | 101            | е              | 117            | u              |
| 38             | &              | 54             | 6              | 70             | F              | 86             | V              | 102            | f              | 118            | V              |
| 39             | '              | 55             | 7              | 71             | G              | 87             | W              | 103            | g              | 119            | w              |
| 40             | (              | 56             | 8              | 72             | Н              | 88             | Х              | 104            | h              | 120            | х              |
| 41             | )              | 57             | 9              | 73             | I              | 89             | Y              | 105            | i              | 121            | у              |
| 42             | *              | 58             | :              | 74             | J              | 90             | Z              | 106            | j              | 122            | Z              |
| 43             | +              | 59             | ;              | 75             | K              | 91             | [              | 107            | k              | 123            | {              |
| 44             | ,              | 60             | <              | 76             | L              | 92             | \              | 108            | ı              | 124            |                |
| 45             | -              | 61             | =              | 77             | М              | 93             | ]              | 109            | m              | 125            | }              |
| 46             |                | 62             | >              | 78             | N              | 94             | ٨              | 110            | n              | 126            | ~              |
| 47             | /              | 63             | ?              | 79             | 0              | 95             | _              | 111            | 0              | 127            | DEL            |

#### Move bytes:

■ load byte: lb \$t0 , 0 (\$sp) # read byte from source

store byte:
sb \$t0, 0 (\$gp) # write byte to destination

load byte unsigned Ibu \$t0,0 (\$sp) # read ASCII from source

#### Move halfwords:

load halfword: Ih \$t0,0 (\$sp) # read halfword (16 bits) from source

■ store halfword: sh \$t0,0 (\$gp) # write halfword (16 bits) to destination

## Example of "Copy String"

- End of a string: C program terminates a string with a byte of value 0 (named null in ASCII)
- E.g., "Cal" is represented by 4 bytes, shown as decimal numbers: 67, 97, 108, 0 (Null, '\0')
- Example:

#### Compiling a String Copy Procedure, Showing How to Use C Strings

The procedure strcpy copies string y to string x using the null byte termination convention of C:

```
void strcpy (char x[], char y[])
{
   int i;
   i = 0;
   while ((x[i] = y[i]) != '\0') /* copy & test byte */
   i += 1;
}
```

What is the MIPS assembly code?

## Copy String Example

Assume base of addresses of Array X[i] and Y[i] are in \$\frac{\$a0}{and}\$ and \$\frac{\$a1}{a1}\$, respectively. i is in \$\frac{\$s0}{a}\$.

```
strcpy:
   addi $sp,$sp,-4 # adjust stack for 1 more item
   sw $s0, 0($sp) # save $s0 (push $s0)
```

<u>To initialize i to 0</u>, the next instruction sets \$50 to 0 by adding 0 to 0 and placing that sum in \$50:

```
add $s0,$zero,$zero # i = 0 + 0
```

This is the beginning of the loop. The address of y[i] is first formed by adding i to y[]:

```
L1: add t1,s0,a1 \# address of y[i] in t1 (y[0] at 1st time)
```

Note that we don't have to multiply i by 4 since y is an array of bytes and not of words, as in prior examples.

## Copy String Example

To load the character in y[i], we use load byte unsigned, which puts the character into \$t2:

lbu 
$$$t2, 0($t1) # $t2 = y[i]$$

A similar address <u>calculation puts the address of x[i] in \$t3</u>, and then the character in \$t2 is stored at that address.

add 
$$$t3,$s0,$a0 # address of x[i] in $t3$$
  
sb  $$t2, 0($t3) # x[i] = y[i]$ 

Next, we exit the loop if the character was 0. That is, we exit if it is the last character of the string:

beq 
$$t2,\zero, L2 \# if y[i] == 0, go to L2$$

If not, we increment i and loop back:

addi 
$$$s0, $s0,1$$
 # i = i + 1   
j L1 # go to L1

## Copy String Example

End (pop \$s0) and Return control to Caller

If we don't loop back, it was the last character of the string; we restore \$50 and the stack pointer, and then return.

```
L2: lw $s0, 0($sp) \# y[i] == 0: end of string. Restore old $s0

(pop $s0)

addi $sp,$sp,4 \# pop 1 word off stack

jr $ra \# return
```

### Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing Modes
- 2.11 Translating and Starting a Program



## 32-bit immediate operands

load upper immediate (lui) – for 32-bit constant

$$>>$$
 lui \$t0, 255 # \$t0 = 255<sub>10</sub> << 16 bits

| 001111 | 00000 | 01000 | 000000001111111 (255) |
|--------|-------|-------|-----------------------|
|--------|-------|-------|-----------------------|

The contents of the register \$t0 becomes

| 0000 0000 1111 1111 | 0000 0000 0000 0000 |
|---------------------|---------------------|
|---------------------|---------------------|

>> ori \$t0, \$t0, <u>1010</u>1010<u>1010</u>1111

The contents of the register \$t0 (\$8) becomes

0000 0000 1111 1111 <u>1010</u> 1010 <u>1010</u> 1111

# 4

## 32-bit immediate operands

Example:

```
(Question)
```

What is the MIPS assembly code to load this 32-bit constant into register \$s0?

```
(Answer) lui $s0, 61 \# 61_{10} = 0000\ 0000\ 0011\ 1101_2
```

 $\Rightarrow$  \$s0 =  $0000\ 0000\ 0011\ 1101\ 0000\ 0000\ 0000\ 0000$ 

```
ori $s0, $s0, 2304  # 2304_{10} = 0000 \ 1001 \ 0000 \ 0000_2
```

- $\Rightarrow$  \$s0 = 0000 0000 0011 1101 0000 1001 0000 0000
- $\rightarrow$  \$s0 = 61 << 16 (x 2^16) + 2304 (answer)



### MIPS Addressing Modes

#### How to get the operands in instructions?

- Immediate addressing, where the operand is a constant within the instruction itself.
- Register addressing, where the operand is a register.
- Base or displacement addressing, where the operand is at the memory location whose address is the sum of a register and a constant in the instruction.
- PC-relative addressing, where the address is the sum of the PC and a constant in the instruction.
- Pseudo addressing, where the jump address is the 26 bits of the instruction concatenated with the upper bits of the PC.



#### MIPS addressing mode (I-type, Immediate)

- (1) Immediate addressing (I-type)
  - -- get data immediately from Instruction



Example:

addi R1, R0, 10





### MIPS addressing mode (R-type)

- (2) Register addressing (R-type)
  - -- get data from register file



Example:

add R2, R0, R1





### MIPS addressing mode (I-type)

- (3) Base or displacement addressing (I-type)
  - get data from memory (lw), or store data to mem (sw)



## MIPS addressing mode (PC-relative)

 (4) PC-relative addressing (I-type) -- to get next Instruction from Compare-and-Branch (beq, bne)



### MIPS addressing modes

(5) Pseudodirect addressing (J-type) -- to get next Inst. (change PC)



- Example:
- j 10000

|--|

# 4

#### Summary of MIPS Addressing Modes



# 4

### Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program

# -

#### Decoding a Binary Instruction

- Question: What is the assembly language statement corresponding to this machine instruction? **00af8020**<sub>hex</sub>
- Answer:
  - Convert it into bit format:  $00af8020_{hex} = 0000\ 0000\ 1010\ 1111\ 1000\ 0000\ 0010\ 0000\ _2$
  - From the op field (bit31-26), we know it is R-type.

| <u>op</u> | rs    | rt    | rd    | shamt | funct  |
|-----------|-------|-------|-------|-------|--------|
| 000000    | 00101 | 01111 | 10000 | 00000 | 100000 |

- From the function field (bit5-0), we know it represents an <u>add</u> instruction.
- Decode it → add \$s0, \$a1, \$t7

### A translation hierarchy for C program





### SWAP in Bubble Sorting Program

- When translating from C language to assembly language by hand, we follow the general steps:
  - (1) Allocate registers to program variables
  - (2) Produce code for the body of the procedure
  - (3) Preserve registers across the procedure invocation

### SWAP in Bubble Sorting Program

 Recall that the memory address for MIPS refers to the byte address and so words are really 4 bytes apart.

```
assume v=\$a0 and k=\$a1.
get the address of v[k] by multiplying k by 4.
```

```
# $t1 = k * 4
sll $t1, $a1, 2
                        # $t1 = v + (k * 4)
add $t1, $a0, $t1
                        # $t1 has the address of v[k]
load v[k] using $t1, and then v[k] by adding 4 to $t1.
lw $t0, 0($t1)
                        # $t0 (temp) = v[k]
lw $t2, 4($t1)
                        # $t2 = v[k+1]
                        # refers to the next element of v
store $t0 and $t2 to the swapped address.
                        \# v[k] = $t2
sw $t2, 0($t1)
sw $t0, 4($t1)
                        \# v[k+1] = $t0 (temp)
```



### SWAP in Bubble Sorting Program

MIPS assembly code of the procedure swap

#### **Procedure body** <u>swap:</u> sll \$t1, \$a1, 2 # reg \$t1 = k \* 4# reg \$t1 = v + (k \* 4) # reg \$t1 has the address of v[k] # reg \$t0 (temp) = v[k] \$t1. \$a0. \$t1 add \$t0.0(\$t1) 1 W # reg \$t2 = v[k+1]\$t2.4(\$t1) 1 W refers to next element of v \$t2.0(\$t1) # v[k] = reg \$t2SW \$t0,4(\$t1) # v[k+1] = reg \$t0 (temp)SW

|    |      | Procedure return            |
|----|------|-----------------------------|
| jr | \$ra | # return to calling routine |

# Sorting an Array in C Program

Whole Sorting program on Fig. 2.27 on Page 145

```
void sort (int v[], int n)
   int i, j;
   for (i=0; i < n; i += 1) {
        for (j = i-1; j >= 0 \&\& v[j] > v[j+1]; j-=1)
        swap (v, j );
```

## Sorting an Array in C Program

#### MIPS assembly code of the procedure sort

|                 |          |      | Procedure                                                    | body                                                                 |  |  |
|-----------------|----------|------|--------------------------------------------------------------|----------------------------------------------------------------------|--|--|
| Move parameters |          | nove |                                                              | meter \$a0 into \$s2 (save \$a0)<br>meter \$a1 into \$s3 (save \$a1) |  |  |
|                 | 1        | nove | \$s0, \$zero# i = 0                                          |                                                                      |  |  |
| Outer loop      | for1tst: |      | slt\$t0,\$s0,\$s3#                                           | reg \$t0 = 0 if \$s0 Š \$s3 (i Š n)                                  |  |  |
|                 | t        | peq  | \$t0,\$zero,exit1#                                           | go to exit1 if \$s0 Š \$s3 (i Š n)                                   |  |  |
|                 | ā        | addi | \$s1, \$s0, -1# j = i -                                      | 1                                                                    |  |  |
|                 | for2tst: |      | slti\$t0,\$s1,0                                              | #  reg \$t0 = 1 if \$s1 < 0 (j < 0)                                  |  |  |
|                 | t        | one  | t0, $zero$ , $exit2$ # go to $exit2$ if $s1 < 0$ ( $j < 0$ ) |                                                                      |  |  |
|                 | 5        | 511  | \$t1, \$s1, 2# reg \$t1 = j * 4                              |                                                                      |  |  |
| Inner loop      | â        | add  | t2, s2, t1 # reg t2 = v + (j * 4)                            |                                                                      |  |  |
|                 | 1        | W    | \$t3,0(\$t2)# reg \$t3                                       | 3 = v[j]                                                             |  |  |
|                 | 1        | W    | \$t4, 4(\$t2)# reg \$t4                                      | 1 = v[j+1]                                                           |  |  |
|                 | 5        | :lt  | \$t0,\$t4,\$t3 # reg                                         | t0 = 0  if  t4  Š  t3                                                |  |  |
|                 | t        | peq  | \$t0, \$zero, exit2∦ go to exit2 if \$t4 Š \$t3              |                                                                      |  |  |
|                 | n        | nove | \$a0,\$s2                                                    | #1st parameter of swap is v (old \$a0)                               |  |  |
| Pass parameters | n        | nove | \$a1, \$s1 # 2nd param                                       | eter of swap is j                                                    |  |  |
| and call        | j        | jal  | swap                                                         | # swap code shown in Figure 2.25                                     |  |  |
| Inner loop      | ĉ        | addi | \$s1,\$s1,-1#j-=1                                            |                                                                      |  |  |
|                 | j        | j    | for2tst                                                      | # jump to test of inner loop                                         |  |  |
| Outer loop      | exit2: ā | addi | \$s0,\$s0,1                                                  | # i += 1                                                             |  |  |
|                 | j        | j    | for1tst                                                      | # jump to test of outer loop                                         |  |  |



|                          |         |                                                              | Proce                                                                                                                       | dure body                                                                                                 |
|--------------------------|---------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Move parameters          |         | move<br>move                                                 |                                                                                                                             | parameter \$a0 into \$s2 (save \$a0)<br>parameter \$a1 into \$s3 (save \$a1)                              |
| Outer loop               | forltst | move<br>:slt<br>beq                                          |                                                                                                                             | 0<br>reg\$t0=0if\$s0Š\$s3(iŠn)<br>t1# go to exit1 if \$s0 Š \$s3 (i Š n)                                  |
| Inner loop               | for2tst | addi<br>:slti<br>bne<br>sll<br>add<br>lw<br>lw<br>slt<br>beq | \$t0, \$zero, exi<br>\$t1, \$s1, 2# re<br>\$t2, \$s2, \$t1#<br>\$t3, 0(\$t2)# re<br>\$t4, 4(\$t2)# re<br>\$t0, \$t4, \$t3 # | reg\$t0=lif\$s1<0(j<0)<br>t2# go to exit2 if \$s1 < 0 (j < 0)<br>g \$t1 = j * 4<br>reg \$t2 = v + (j * 4) |
| Pass parameters and call |         | move<br>move<br>jal                                          | \$a0,\$s2                                                                                                                   |                                                                                                           |
| Inner loop               |         | addi<br>j                                                    | \$s1, \$s1, -1# j<br>for2tst                                                                                                |                                                                                                           |
| Outer loop               | exit2:  | addi<br>j                                                    | \$s0, \$s0, 1<br>for1tst                                                                                                    |                                                                                                           |

|        | Restoring registers |                   |                           |  |  |  |  |
|--------|---------------------|-------------------|---------------------------|--|--|--|--|
| exit1: | 1 w                 | \$s0,0(\$sp)      | #restore \$sO from stack  |  |  |  |  |
|        | 1 w                 | \$s1,4(\$sp)# res | store \$s1 from stack     |  |  |  |  |
|        | 1 w                 | \$s2,8(\$sp)# res | store \$s2 from stack     |  |  |  |  |
|        | 1 w                 | \$s3,12(\$sp)     | # restore \$s3 from stack |  |  |  |  |
|        | 1 w                 | \$ra,16(\$sp)     | # restore \$ra from stack |  |  |  |  |
|        | addi                | \$sp,\$sp,20      | # restore stack pointer   |  |  |  |  |

|    | Pro  | ocedure return              |  |
|----|------|-----------------------------|--|
| jr | \$ra | # return to calling routine |  |

FIGURE 2.27 MIPS assembly version of procedure sort in Figure 2.26.



# Summary: MIPS assembly language formats

| Name       |        |                             | Fie | Comments |           |        |                                        |
|------------|--------|-----------------------------|-----|----------|-----------|--------|----------------------------------------|
| Field size | 6 bits | 5 bits 5 bits 5 bits 6 bits |     |          |           | 6 bits | All MIPS instructions are 32 bits long |
| R-format   | ор     | rs                          | rt  | rd       | shamt     | funct  | Arithmetic instruction format          |
| I-format   | ор     | rs                          | rt  | addr     | ess/immed | diate  | Transfer, branch, imm. format          |
| J-format   | ор     | target address              |     |          |           |        | Jump instruction format                |

#### **MIPS machine language**

| Name       | Format |        |        | Exan   | Comments             |       |        |                                        |
|------------|--------|--------|--------|--------|----------------------|-------|--------|----------------------------------------|
| add        | R      | 0      | 18     | 19     | 17                   | 0     | 32     | add \$s1,\$s2,\$s3                     |
| sub        | R      | 0      | 18     | 19     | 17                   | 0     | 34     | <b>sub</b> \$s1,\$s2,\$s3              |
| addi       | I      | 8      | 18     | 17     | 100                  |       |        | addi \$s1,\$s2,100                     |
| lw         | I      | 35     | 18     | 17     | 100                  |       |        | lw \$s1,100(\$s2)                      |
| SW         | I      | 43     | 18     | 17     | 100                  |       |        | sw \$s1,100(\$s2)                      |
| Field size |        | 6 bits | 5 bits | 5 bits | 5 bits 5 bits 6 bits |       | 6 bits | All MIPS instructions are 32 bits long |
| R-format   | R      | ор     | rs     | rt     | rd                   | shamt | funct  | Arithmetic instruction format          |
| I-format   | I      | ор     | rs     | rt     | address              |       |        | Data transfer format                   |

#### **Summary: MIPS Instruction Category**

#### **MIPS** assembly language

| Category            | Instruction                      | Example             | Meaning                                     | Comments                              |
|---------------------|----------------------------------|---------------------|---------------------------------------------|---------------------------------------|
| Arithmetic          | add                              | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands               |
|                     | subtract                         | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands               |
|                     | add immediate                    | addi \$s1,\$s2,20   | \$s1 = \$s2 + 20                            | Used to add constants                 |
|                     | load word                        | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register          |
|                     | store word                       | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory          |
|                     | load half                        | lh \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                     | load half unsigned               | lhu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                     | store half                       | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory           |
| Data<br>transfer    | load byte                        | lb \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
| tialisiei           | load byte unsigned               | lbu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|                     | store byte                       | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory          |
|                     | load linked word                 | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap  |
|                     | store condition. word            | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swap |
|                     | load upper immed.                | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits       |
|                     | and                              | and \$s1,\$s2,\$s3  | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND   |
|                     | or                               | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR    |
|                     | nor                              | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR   |
| Logical             | and immediate                    | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant      |
|                     | or immediate                     | ori \$s1,\$s2,20    | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant       |
|                     | shift left logical               | sll \$s1,\$s2,10    | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant                |
|                     | shift right logical              | srl \$s1,\$s2,10    | \$s1 = \$s2 >> <b>10</b>                    | Shift right by constant               |
|                     | branch on equal                  | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch        |
|                     | branch on not equal              | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative           |
| Conditional         | set on less than                 | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne       |
| branch              | set on less than unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned            |
|                     | set less than immediate          | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant            |
|                     | set less than immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned   |
| I la consultat a si | jump                             | j 2500              | go to 10000                                 | Jump to target address                |
| Unconditional       | jump register                    | jr \$ra             | go to \$ra                                  | For switch, procedure return          |
| jump                | jump and link                    | jal 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                    |



|         | 0     | rs    | rt    | rd    | shamt | funct |
|---------|-------|-------|-------|-------|-------|-------|
| Field ~ | 31:26 | 25:21 | 20:16 | 15:11 | 10:6  | 5:0   |

a. R-type instruction

|               | 35 or 43       | rs    | rt    | address |
|---------------|----------------|-------|-------|---------|
| Bit position- | <b>→</b> 31:26 | 25:21 | 20:16 | 15:0    |

b. Load or store instruction

| Field         | 4     | rs    | rt    | address |
|---------------|-------|-------|-------|---------|
| Bit positions | 31:26 | 25:21 | 20:16 | 15:0    |

c. Branch instruction

**FIGURE 4.14** The three instruction classes (R-type, load and store, and branch) use two different instruction formats. The jump instructions use another format, which we will discuss shortly. (a) Instruction format for R-format instructions, which all have an opcode of 0. These instructions have three register operands: rs, rt, and rd. Fields rs and rt are sources, and rd is the destination. The ALU function is in the funct field and is decoded by the ALU control design in the previous section. The R-type instructions that we implement are add, sub, AND, OR, and slt. The shamt field is used only for shifts; we will ignore it in this chapter. (b) Instruction format for load (opcode =  $35_{ten}$ ) and store (opcode =  $43_{ten}$ ) instructions. The register rs is the base register that is added to the 16-bit address field to form the memory address. For loads, rt is the destination register for the loaded value. For stores, rt is the source register whose value should be stored into memory. (c) Instruction format for branch equal (opcode = 4). The registers rs and rt are the source registers that are compared for equality. The 16-bit address field is sign-extended, shifted, and added to the PC+4 to compute the branch target address.

#### Typical Intel x86 Inst. Format (Fig.2.41)



#### Growth of x86 Instruction set over time

More than one inst. per month over past 30 years!



**FIGURE 2.43 Growth of x86 instruction set over time.** While there is clear technical value to some of these extensions, this rapid change also increases the difficulty for other companies to try to build compatible processors.

# Summary

- Simplicity favors regularity: Regularity favors many features of the MIPS instruction set.
- Smaller is faster: MIPS has only 32 registers (for smaller size of field, too.)
- Make the common case fast: combine PC-relative addressing for conditional branches with immediate addressing for large constant operands.
- Good design demands good compromises: Balance among fields (reg. size v.s. field length in 32-bit wordlength)
- Write and simulate your first Assembly language: -- Assigned as Lab1